# Experiment Nº 5: High-Frequency Behavior of MOSFETs

EE 3101

Cole NIELSEN

Fall 2015

Dates Performed: Nov. 11 & 18, 2015 Instructor: Kyle Fox

#### Abstract

The small signal behavior and frequency response of several MOSFET amplifiers was tested in this experiment. The tendency of a common source (CS) amplifier to pass a midband with gain  $g_m$  was observed. By varying the drain resistance of the amplifier and observing the change in cutoff frequency, the gate to drain and gate to source capacitances of a 2N7000 MOSFET was determined. A cascode amplifier and Common-Drain-Common-Gate (CD-CG) amplifier were then built and the midband gain and bandwidth of each circuit was found. It was determined for the same bias current and transistors, a CD-CG amplifier has the greatest bandwidth, followed by the cascode amplifier, and the CS amplifier had the worst performance.

## 1 Introduction

Principle to the study of electrical engineering is the amplification of signals. Amplification is simply the process of increasing the power of a signal, and it is of interest because it allows us to take small signals, like that from a microphone or some other sensor, and boost them to drive large loads like speakers. Another example is in digital radio communications, where low power signals are generated in digital processors, and then amplifier circuits are used to amplify those signals greatly so they can be transmitted long distances. Many approaches have been devised to amplify signals, using tube and transistor based technologies. This experiment focused on the use of MOSFETs (Metal-Oxide-Semiconductor Field-Effect-Transistor) to provide voltage gain of an input voltage signal. The MOSFET in basic acts as a transconductance amplifier, where a voltage applied to the gate (relative to source) will result in a current to flow from drain to source when some voltage is present. Quantitatively, this relationship is given as follows:

$$I_d = \frac{1}{2}k_n^{\prime} \left(\frac{W}{L}\right) V_{ov}^2 \tag{1}$$

Where  $k_n(\frac{W}{L})$  are process-specific parameters for channel size and transconductance, and  $V_{ov}$  is the voltage of  $V_{gs}$  over the threshold voltage. Note this relationship is non-linear. This has a couple implications, one being MOSFET amplifiers will inherently distort signals, and another is that the exact behavior of MOSFETs cannot be modeled easily using traditional linear methods. To work around this, the small signal model is used to provide a linearization of MOSFET behavior for AC signals. The small signal model assumes an amplifier will be biased with some quiescent DC voltage at the gate, resulting in a DC current  $I_d$ . It can be assumed that for a small change in gate voltage, the change in current can be estimated using the linearization of the I-V curve at the original DC operating point. This linearization can simply be found via differentiation of equation 1, which yields:

$$g_m = \frac{2I_d}{V_{ov}} \tag{2}$$

Where  $g_m$  is the small signal transconductance, and is the slope of the MOSFET I-V curve for  $I_d$ . It is important to know that this linearization is only accurate near the bias point, so

signals with small variations from this point (hence the small signal model) must be used to reasonably model amplifier behaviors. If some resistor is used to load the MOSFET, and a some small signal  $v_{gs}$  is applied to the gate, it is expected that the resulting current should be  $g_m v_{gs}$ , and thus the change of voltage across the resistor should be  $iR = g_m v_{gs} R$ . If this voltage is taken to be the output voltage, the gain of the amplifier is then  $\frac{v_o}{v_{gs}} = \pm g_m R$  depending on the topology. This is the basic principle of the MOSFET amplifier.

The basic small signal model just assumes that the MOSFET is a a dependent current source, controlled by the gate to source voltage, and that the gate is floating. In real life, however, capacitors are formed by the physical structures of MOSFET transistors between the gate and drain and the gate and source. This complicates the behavior of the small signal model, as when resistors are added, RC filters are formed with the transistor. This causes the gain to be a function of frequency, practically limiting how high and low frequency an amplifier can operate. The band that an amplifier can operate in is called the mid band, and has an associated bandwidth and gain. Understanding this particular behavior of actual transistors will be the focus of this lab, and will be done first by testing a common-source (CS) amplifier to determine its frequency dependent behaviour. From experimental data with the CS amplifier, the size of the gate-source and gate-drain capacitances of a 2N7000 MOSFET will be calculated. Then cascode and CD-CG amplifiers will be designed and tested to determine which topology offers the best performance in terms of bandwidth and gain to minimize the effects of gate capacitance.

# 2 Experiment

# Part 1 - Common Source Amplifier

The common-source amplifier shown below was designed with  $V_{DD} = 16$  V,  $V_{DS} = 8$  V,  $I_D = 2$  mA,  $R_g = 5$  k $\Omega$ ,  $R_S = R_D$ , and that the capacitors  $C_G$  and  $C_S$  appear to have low impedance relative to the input impedance at 1 kHz. The transconductance at midband frequencies and midband gain was found for this amplifier theoretically and experimentally.



Figure 1: CS Amplifier

#### **Calculations**

If  $V_{DD} = 16 \text{ V}$ ,  $V_{DS} = 8 \text{ V}$ , and  $R_S = R_D$ , we should expect  $V_{RD} = V_{RS} = 4 \text{ V}$ .  $I_D$  is required to be 2 mA, so

$$R_S = R_D = \frac{4}{0.002} = 2k\Omega \tag{3}$$

A 2N7000 was quick set up with 8V across drain to source, with a DMM measuring current and a potentiometer to adjust gate voltage. By sweeping the gate voltage and observing the current, it was found that  $V_{gs}$  for 2 mA was 2.333 volts, and from the datasheet  $V_t$  is reported to be 2.1 V, therefore  $V_{ov}$  is  $V_{gs}$  -  $V_t$  = 0.233 V for 2 mA.  $g_m$  is predicted to be as follows:

$$g_m = \frac{2I_D}{V_{crit}} = \frac{2 \times 0.002}{0.233} = 0.01716 \frac{A}{V}$$
 (4)

To calculate  $R_{G1}$  and  $R_{G2}$ ,  $V_g$  is first noted to be  $V_{gs} + V_{RS} = 6.333$  V. Calculating the voltage divider formed by the two resistors, and choosing  $R_{G2} = 1$  M $\Omega$  (to ensure high input Z),  $R_{G1}$  is found to be:

$$\frac{V_o}{V_i} = \frac{R_{G2}}{R_{G1} + R_{G2}} \to 16 = 6.33 \frac{1M}{R_{G1} + 1M} \to R_{G1} \approx 1.5M\Omega \tag{5}$$

 $C_G$  and  $C_S$  were arbitrarily chosen to be  $10\mu\text{F}$ , which leads to a  $X_C=15.9~\Omega$ , which is far less then the  $0.6~\text{M}\Omega~R_{in}$ 

Finally,  $g_m$  can be calculated experimentally as  $V_o = -g_m v_{gs} R_D$ , and  $v_{gs} \approx V_i$ , so  $g_m = \frac{-V_o}{V_i R_D}$ 

### Experiment

The circuit was breadboarded as designed, and a function generator was connected to the input of the circuit. An oscilloscope was then used to probe the input and output of the circuit with 10X probes. A 78.4 mV input sinusoid was then swept from 1 kHz to 70 KHz, and the signal amplitude was recorded at various frequencies in between.

#### Data

The recorded values for  $V_o$  were used to calculate  $g_m$  for various frequencies, and then were plotted against log scale frequency. The maximal (midband) transconductance was observed to be 0.0134, corresponding to a gain of 26.8.



Figure 2: CS Amplifier Transconductance Frequency Response

Midband  $g_m = 0.0134$ 

### Conclusions

The amplifier behaved closely as designed, having a transconductance of 0.0134, which is 22% lower than the predicted 0.01716. This is lower than expected, and is likely due to biasing being off from ideal values, and that the threshold voltage is possibly different than the 2.1 V given by the datasheet. It was also observed that the transconductance exhibited a dependence on frequency, dropping off with increases in frequency. This implies that this amplifier is limited as to how high of a frequency it can amplify to. This effect is a result of gate capacitances in the transistor forming RC filters in the amplifier, and making the gain of amplifier dependent on frequency.

# Part 2- Common Source Amplifier Cutoff Frequency

Using the circuit of the previous part, the cut off frequency of the amplifier was determined as the point where the gain dropped to half power (-3 dB) from the midband gain.

### **Calculations**

The midband gain of the circuit of part one was found to be 26.8, so the half power point is will be when  $g_m = \frac{26.8}{\sqrt{2}} = 18.9$ , or when the output voltage amplitude is  $\frac{1}{\sqrt{2}}$  times that of the maximal amplitude

### Experiment

The same circuit and set up was used as part one. The frequency was first swept to determine the maximal voltage of the amplifier (midband value), and then the cut off amplitude was then calculated from that value. The frequency was then swept until the frequency that corresponded to the half power was found.

### **Data/Conclusions**

It was found experimentally that the half power (cutoff) frequency for the CS amplifier

occured at 72 kHz. This was the upper cutoff of the mid band, after which the amplitude falls off like a low pass filter.

# Part 3- Modified CS Amplifier Cutoff

The circuit of part one was modified such that the value of  $R_D$  was cut in half, with the intent to change the frequency response of the circuit. From the two different values for cutoff in this circuit at different  $R_D$  values, the size of the gate to drain capacitance  $(C_{gd})$  and the gate to source capacitance  $(C_{gs})$  will be found in the following part.

### Experiment

The same circuit and set up was used as part one. The frequency was first swept to determine the maximal voltage of the amplifier (midband value), and then the cut off amplitude was then calculated from that value. The frequency was then swept until the frequency that corresponded to the half power was found.

### Data/Conclusion

Experimentally it was found  $f_H = 145$  kHz for a halved  $R_D$ . This is value is double the original, which makes sense, as a RC cutoff typically is calculated as  $\frac{1}{RC}$ , and by cutting R in half would lead to a doubling in frequency.

### Part 4- MOSFET C<sub>gd</sub> and C<sub>gs</sub> Calculation

From the using the previously found two cutoff frequencies for different  $R_D$  values, the size of the gate to drain capacitance  $(C_{gd})$  and the gate to source capacitance  $(C_{gs})$  will be found. These capacitances are modeled like below in the shown MOSFET small signal model:



Figure 3: Small Signal Model with Gate Capacitances

Using the Miller effect the cutoff frequency for the CS amplifier can be approximated as:

$$\frac{1}{2\pi(R_G||R_{G_1}||R_{G_2})[C_{qs} + C_{qd}(1 + g_m R_d)]}$$
 (6)

### **Calculations**

Applying the Miller Effect cutoff frequency equation for the CS amplifier, the two sets of

data for  $R_D$  and  $f_H$  can be plugged in to result in two simultaneous equations that can be solved for  $C_{gs}$  and  $C_{gd}$ . Doing so leads to :

$$72k = \frac{1}{2\pi(5k||1M||1.5M)[C_{gs} + C_{gd}(1 + 0.0134 \times 2000)]}$$
 (7)

$$145k = \frac{1}{2\pi(5k||1M||1.5M)[C_{qs} + C_{qd}(1 + 0.0134 \times 1000)]}$$
(8)

Solving these for  $C_{gs}$  and  $C_{gd}$  gives  $C_{gs} = -19.9 \text{ pF}$  and  $C_{gd} = 16.8 \text{ pF}$ .

#### Conclusion

The values for  $C_{gs}$  and  $C_{gd}$  were shown to be non-trivial here, having values in the order of tens of picofarads. These values seem to agree with the values provided in the Fairchild data sheet, which cited a typical input capacitance as 20 pF, which is very close to the measured values. The value for  $C_{gs}$  solved out to be negative, however, which is possibly due to limitations of the approximations made throughout the experiment. As seen by the previous sections, the effects of these capacitances where such that they limited the frequency of which the amplifiers could operate, which limits their utility. Fortunately applying and understanding the Miller effect can help to overcome the limitations by these capacitances. A general way to increase bandwidth in a CS topology is to minimize the resistances used, possibly by driving the amplifier with preceding stage with low output resistance, allowing for  $R_{in}$  to be low, or by having a low impedance load on the output.

# Part 5- Cascode Amplifier

The objective of this part is to design a cascode Amplifier, shown below, to improve upon the bandwidth of the CS amplifier. The bias points should remain the same in the circuit as the CS amplifier. The bandwidth and gain should then be measured.



Figure 4: Cascode Amplifier

### **Calculations**

All of the Component values should remain the same, except for the resistors to set the DC bias values on the transistor gates. These should be set such that the drain current is 2 mA, or  $V_{gs} = 2.333$  V. The voltage of the lower transistor's gate should be set to  $V_{g2} = V_{RS} + V_{gs} = 4 + 2.333 = 6.333$  V. The second gate should be set to  $V_{g2} = V_{RS} + V_{DS} + V_{gs} = 4 + 2 + 10.333$  V. This can be solved for using voltage divider equations.  $R_{G2}$  will be assumed to be 1 M $\Omega$ .

$$V_{G1} = V_{DD} \frac{R_{G2} + R_{G3}}{R_{G1} + R_{G2} + R_{G3}} \to 10.333 = 16 \frac{1M + R_{G3}}{R_{G1} + 1M + R_{G3}}$$
(9)

$$V_{G2} = V_{DD} \frac{R_{G3}}{R_{G1} + R_{G2} + R_{G3}} \to 6.333 = 16 \frac{R_{G3}}{R_{G1} + 1M + R_{G3}}$$
 (10)

Solving the two equations for  $R_{G1}$  and  $R_{G3}$  gives  $R_{G1} = 1.42 \text{ M}\Omega$  and  $R_{G3} = 1.58 \text{ M}\Omega$ . **Experiment** 

The circuit was breadboarded as designed, and a function generator was connected to the input of the circuit. An oscilloscope was then used to monitor the input and output of the circuit with 10X probes. The input was held at approximately 114 mV, and the frequency was swept from 100 Hz to 1 MHz, hitting in intervals of 100, 300, 1k, 3k and so on for even log spacing for frequency. The values for amplitude were recorded, and the cutoffs determined.

#### Data

Gain was determined as the ratio of output voltage to input at each measured frequency, and then was plotted with log frequency scaling. A dotted line representing half power gain is included, as well as numerical values for cutoffs and midband gain.



Figure 5: MOS Cascode Amplifier Frequency Response

$$f_L = 240 \text{ Hz}, f_H = 490 \text{ kHz}, g_m = 29.1$$

#### Conclusions

This cascode amplifier circuit offered a significant improvement in bandwidth, while maintaining the same level of gain. The improvement in bandwidth was approximately 7x, going

from 72 kHz to 490 kHz, and the gain slightly increased from 26.8 to 29.1. This circuit works to increase bandwidth because it trades off the generally high gain (CS gain squared) for increased bandwidth. The upper FET exhibits a very low input resistance as seen by the lower FET, which greatly decreases the gain of the first stage and mostly negates the Miller effect. Most of the gain is achieved in the upper, common gate stage, having about the same gain as the first CS amplifier, but also with no Miller effect. This combined leads to a higher bandwidth, while maintaining a similar gain as a CS amplifier.

### Part 6- CD-CG Amplifier

The objective of this part was to again create a further improved MOSFET amplifier, this time by implementing a two stage common-drain-common-gate amplifier shown below. The bias points for the transistors were kept the same, which requires no component changes in this configuration (all capacitors =  $10\mu\text{F}$ ), with  $R_{G1} = 1.5 \text{ M}\Omega$ ,  $R_{G2} = 1 \text{ M}\Omega$ ,  $R_{G} = 5 \text{ k}\Omega$  and all other  $R = 2\text{k}\Omega$ .



Figure 6: CD-CG Amplifier

### Experiment

The circuit was breadboarded as designed, and a function generator was connected to the input of the circuit. An oscilloscope was then used to monitor the input and output of the circuit with 10X probes. The input was held at approximately 110 mV, and the frequency was swept from 100 Hz to 3 MHz, hitting in intervals of 100, 300, 1k, 3k and so on for even log spacing for frequency. The values for amplitude were recorded, and the cutoffs determined

#### Data

Gain was determined as the ratio of output voltage to input at each measured frequency, and then was plotted with log frequency scaling. A dotted line representing half power gain is included, as well as numerical values for cutoffs and midband gain.



Figure 7: MOS CD-CG Amplifier Frequency Response

$$f_L = 180 \text{ Hz}, f_H = 1.4 \text{ MHz}, g_m = 15.1$$

### Conclusions

This amplifier topology offered the best bandwidth, exceeding the cascode design by 2.9x and the CS by nearly 20x. The gain suffered on this design moderately, at 15.1 in the midband, which is approximately half of the cascode. This design works because it takes advantage of the wide bandwidth buffering characteristics of the common drain amplifier to feed the common gate stage, which is essentially unaffected by the Miller Effect. Since both stages are largely immune to effects of frequency response, the bandwidth is extended again. The gain is possibly lower in this design due to losses in the buffering of the input in the first stage, which would lead to an overall lower gain out of the second stage if it has a gain similar to the CS design.

# 3 Conclusion

In this experiment, the design, analysis and testing of the bandwidth and gain behavior of several MOSFET amplifier designs dependent on frequency was performed. It was first observed in a common source amplifier that there is a gain dependence on frequency, such that a pass band called the midband exists in a MOSFET amplifier's frequency response. The cutoff frequencies of several differently loaded CS amplifers were found, and from them the gate capacitance values of a 2N7000 were found to be  $C_{gs} = -19.9$  pF and  $C_{gd} = 16.8$  pF. Better MOSFET amplifier designs were tested in order to obtain a higher bandwidth. First, a cascode based design was built, providing a improvement in bandwidth of about 7x under similar circumstances with better gain. A common-drain-common-gate design was then tested, showing again an improvement on the previous designs, having about 20x the bandwidth performance of the CS and 3x the performance of the cascode. This was afforded mainly by a two stage design in which each stage is largely intolerant to the Miller effect and frequency dependence. The overall outcomes of this experiment were a understanding of how to design high frequency amplifiers, mainly by targeting topologies that minimize the Miller effect and frequency dependence.